#### INDIAN INSTITUTE OF TECHNOLOGY GANDHINAGAR

PALAJ, GANDHINAGAR, GUJARAT 382 055

# Digital Systems LAB Assignment-2

**Question 1)** (a) Design an 8-bit Combined Adder/Subtractor using Full-adder modules. A mode-bit selects whether the operation to be performed is addition or subtraction.

Example: Mode=0 Perform Add 56+32 = 88

Mode=1 Perform Subtract 56-32 = 24

The module has two 8-bit inputs (A, B) and carry\_borrow\_in for giving the data; It has a Mode input to select between Add/Sub

It has one 8-bit output C and carry\_borrow\_out

#### One Bit Adder

It takes two 1-bit numbers and a carry and returns carry and 1 bit sum

```
timescale 1ns / 1ps

module One_bit_adder(A, B, cin, cout , sum);
input A,B,cin;
output cout,sum;

xor(sum, A, B, cin);
and(f,A,B);
and(g,A,cin);
and(h,cin,B);
or(cout,f,g,h);
endmodule
```

### **Two's Complement Module**

It takes a number and returns its it 2's complement of the number.

```
`timescale 1ns / 1ps
 1
 2
    module two s complement (A, out);
 3
    input [8:0]A;
    output [8:0]out;
    wire c[8:0];
    One bit adder inst21(~A[0],1'b1,0,c[0],out[0]);
    One bit adder inst22(~A[1],0,c[0],c[1],out[1]);
     One bit adder inst23(~A[2],0,c[1],c[2],out[2]);
     One bit adder inst24(~A[3],0,c[2],c[3],out[3]);
10
     One bit adder inst25(~A[4],0,c[3],c[4],out[4]);
11
     One bit adder inst26(~A[5],0,c[4],c[5],out[5]);
12
    One bit_adder inst27(~A[6],0,c[5],c[6],out[6]);
13
     One bit adder inst28(~A[7],0,c[6],c[7],out[7]);
14
     One_bit_adder inst29(~A[8],0,c[7],c[8],out[8]);
15
16
     endmodule
17
18
```

### Full parallel 8-bit Adder and Subtractor

```
`timescale 1ns / 1ps
module full add sub 8bit(A, B, mode, cout, sum);
input [7:0]A,B;
input mode;
output [7:0]sum;
output cout;
wire [8:0]c;
//wire[8:0]Anew;
wire[8:0]Bnew;
//assign Anew= {1'b0,A};
wire [8:0]Bcomp;
'//assign Bcomp = 9'b0;
two s complement insta({1'b0,B},Bcomp);
assign Bnew= (mode==1'b1)? Bcomp:{1'b0,B};
One bit adder inst1(A[0],Bnew[0],0,c[0],sum[0]);
One bit adder inst2(A[1],Bnew[1],c[0],c[1],sum[1]);
One bit adder inst3(A[2],Bnew[2],c[1],c[2],sum[2]);
One bit adder inst4(A[3],Bnew[3],c[2],c[3],sum[3]);
One bit adder inst5(A[4],Bnew[4],c[3],c[4],sum[4]);
One bit adder inst6(A[5],Bnew[5],c[4],c[5],sum[5]);
One bit adder inst7(A[6],Bnew[6],c[5],c[6],sum[6]);
One bit adder inst8(A[7],Bnew[7],c[6],c[7],sum[7]);
One bit adder inst9(0,Bnew[8],c[7],c[8],cout);
endmodule
```

#### **Test Bench**

```
timescale 1ns / 1ps
   module test bench();
   reg [7:0]A,B;
   reg mode;
   wire cout;
   wire [7:0]sum;
   full add sub 8bit uut(A,B,mode,cout,sum);
   initial
   begin
O mode=0;
O A=8'b10000000; B=8'b00000001; #10;
O A=8'b10010010; B=8'b01110001; #10;
  A=8'b10001010;
                      B=8'b10001101; #10;
                     B=8'b01011000; #10;
O A=8'b01001010;
mode=1'b1;
O A=8'b10010100; B=8'b00000101; #10;
O A=8'b00110100; B=8'b00011001; #10;
O A=8'b00100000; B=8'b00010001; #10;
O⇒$finish();
   end
   endmodule
```

# **Simulation Result**

|                    |       |          |           |           |           |           |           | 69.999 ns |
|--------------------|-------|----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Name               | Value | 0.000 ns | 10.000 ns | 20.000 ns | 30.000 ns | 40.000 ns | 50.000 ns | 60.000 ns |
| > <b>W</b> A[7:0]  | 20    | 80       | 92        | 8a        | 4a        | 94        | 34        | 20        |
| > <b>W</b> B[7:0]  | 11    | 01       | 71        | 8d        | 58        | 05        | 19        | 11        |
| ⊌ mode             | 1     |          |           |           |           |           |           |           |
| ¹⊌ cout            | 0     |          |           |           |           |           |           |           |
| ∨ <b>₩</b> sum[7:0 | Of    | 81       | 03        | 17        | a2        | 8£        | 1b        | 0£        |
| 16 [7]             |       |          |           |           |           |           |           |           |
| ₲ [6]              |       |          |           |           |           |           |           |           |
| 18 [5]             |       |          |           |           |           |           |           |           |
| 16 [4]             |       |          |           |           |           |           |           |           |
| 16 [3]             | 1     |          |           |           |           |           |           |           |
| 16 [2]<br>18 [1]   | 1     |          |           |           |           |           |           |           |
| 18 [1]             | 1     |          |           |           |           |           |           |           |
| 16 [0]             | 1     |          |           |           |           |           |           |           |
|                    |       |          |           |           |           |           |           |           |

Question1)(b) After you have designed the combined adder/subtractor, now attach a "Gray-converter" module that converts the (9-bit) output of the combined adder/subtractor to Gray-code. Use a structural approach to connect the two modules (combined adder/subtractor and Gray-code converter).

#### **Gray Converter**

```
timescale 1ns / 1ps
   module Grey_Code(A, B, mode, grayCode);
   input [7:0]A,B;
   input mode;
   output [8:0]grayCode;
   wire cout;
   wire [7:0] sum;
   full add sub 8bit uut0(A,B,mode,cout,sum);
   and (grayCode [8], 1'b1, cout);
   xor(grayCode[7],cout,sum[7]);
| xor(grayCode[6],sum[7],sum[6]);
  xor(grayCode[5],sum[6],sum[5]);
  xor(grayCode[4],sum[5],sum[4]);
   xor(grayCode[3],sum[4],sum[3]);
  xor(grayCode[2],sum[3],sum[2]);
  xor(grayCode[1],sum[2],sum[1]);
   xor(grayCode[0],sum[1],sum[0]);
   endmodule
```

#### **Test Bench**

```
timescale 1ns / 1ps
   module test bench();
   reg [7:0]A,B;
   reg mode;
   wire [8:0]grayCode;
   Grey Code uut (A, B, mode, grayCode);
   initial
   begin
   mode=0;
O 'A=8'b10000000; B=8'b00000001; #10;
O A=8'b10010010;
                    B=8'b01110001; #10;
O A=8 b10001010;
                    B=8'b10001101; #10;
O 'A=8'b01001010;
                    B=8'b01011000; #10;
mode=1'b1;
O A=8'b10010100; B=8'b00000101; #10;
O 'A=8'b00110100;
                    B=8'b00011001; #10;
O A=8'b00100000; B=8'b00010001; #10;
O $finish();
O⇒end
   endmodule
```

# **Simulation Result**

|                     |       |          |           |           |           |           |           | 67.989 ns |
|---------------------|-------|----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Name                | Value | 0.000 ns | 10.000 ns | 20.000 ns | 30.000 ns | 40.000 ns | 50.000 ns | 60.000 ns |
| > <b>W</b> A[7:0]   | 20    | 80       | 92        | 8a        | 4a        | 94        | 34        | 20        |
| > ₩ B[7:0]          | 11    | 01       | 71        | 8 d       | 58        | 05        | 19        | 11        |
| <b>¼</b> mode       | 1     |          |           |           |           |           |           |           |
| ∕ <b>₩</b> grayC8:0 | 800   | 0c1      | 182       | 19c       | 0£3       | 0c8       | 016       | 008       |
| 18 [8]              | 0     |          |           |           |           |           |           |           |
| 18 [7]              | 0     |          |           |           |           |           |           |           |
| 18 [6]              | 0     |          |           |           |           |           |           |           |
| 18 [5]              | 0     |          |           |           |           |           |           |           |
| 18 [4]              | 0     |          |           |           |           |           |           |           |
| 18 [3]              | 1     |          |           |           |           |           |           |           |
| 18 [2]              | 0     |          |           |           |           |           |           |           |
| 15 [2]<br>15 [1]    | 0     |          |           |           |           |           |           |           |
| 18 [0]              | 0     |          |           |           |           |           |           |           |
|                     |       |          |           |           |           |           |           |           |
|                     |       |          |           |           |           |           |           |           |
|                     |       |          |           |           |           |           |           |           |